Load Register (literal) calculates an address from the PC value and an immediate offset, loads a word from memory, and writes it to a register. For information about addressing modes, see Load/Store addressing modes.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
0 | x | 0 | 1 | 1 | 0 | 0 | 0 | imm19 | Rt | ||||||||||||||||||||||
opc | VR |
integer t = UInt(Rt); constant integer size = 4 << UInt(opc<0>); boolean nontemporal = FALSE; boolean tagchecked = FALSE; bits(64) offset = SignExtend(imm19:'00', 64);
<Wt> |
Is the 32-bit name of the general-purpose register to be loaded, encoded in the "Rt" field. |
<label> |
Is the program label from which the data is to be loaded. Its offset from the address of this instruction, in the range +/-1MB, is encoded as "imm19" times 4. |
<Xt> |
Is the 64-bit name of the general-purpose register to be loaded, encoded in the "Rt" field. |
bits(64) address = PC64 + offset; boolean privileged = PSTATE.EL != EL0; AccessDescriptor accdesc = CreateAccDescGPR(MemOp_LOAD, nontemporal, privileged, tagchecked); X[t, size * 8] = Mem[address, size, accdesc];
If PSTATE.DIT is 1, the timing of this instruction is insensitive to the value of the data being loaded or stored.
Internal version only: aarchmrs v2024-03_relA, pseudocode v2024-03_rel, sve v2024-03_rel ; Build timestamp: 2024-03-26T09:45
Copyright © 2010-2024 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.