The DBGVCR32_EL2 characteristics are:
Allows access to the AArch32 register DBGVCR from AArch64 state only. Its value has no effect on execution in AArch64 state.
AArch64 System register DBGVCR32_EL2 bits [31:0] are architecturally mapped to AArch32 System register DBGVCR[31:0].
This register is present only when EL1 is capable of using AArch32. Otherwise, direct accesses to DBGVCR32_EL2 are UNDEFINED.
If EL2 is not implemented but EL3 is implemented, and EL1 is capable of using AArch32, then this register is not RES0.
DBGVCR32_EL2 is a 64-bit register.
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RES0 | |||||||||||||||||||||||||||||||
NSF | NSI | RES0 | NSD | NSP | NSS | NSU | RES0 | SF | SI | RES0 | SD | SP | SS | SU | RES0 |
Reserved, RES0.
FIQ vector catch enable in Non-secure state.
The exception vector offset is 0x1C.
The reset behavior of this field is:
IRQ vector catch enable in Non-secure state.
The exception vector offset is 0x18.
The reset behavior of this field is:
Reserved, RES0.
Data Abort exception vector catch enable in Non-secure state.
The exception vector offset is 0x10.
The reset behavior of this field is:
Prefetch Abort vector catch enable in Non-secure state.
The exception vector offset is 0x0C.
The reset behavior of this field is:
Supervisor Call (SVC) vector catch enable in Non-secure state.
The exception vector offset is 0x08.
The reset behavior of this field is:
Undefined Instruction vector catch enable in Non-secure state.
The exception vector offset is 0x04.
The reset behavior of this field is:
Reserved, RES0.
FIQ vector catch enable in Secure state.
The exception vector offset is 0x1C.
The reset behavior of this field is:
IRQ vector catch enable in Secure state.
The exception vector offset is 0x18.
The reset behavior of this field is:
Reserved, RES0.
Data Abort exception vector catch enable in Secure state.
The exception vector offset is 0x10.
The reset behavior of this field is:
Prefetch Abort vector catch enable in Secure state.
The exception vector offset is 0x0C.
The reset behavior of this field is:
Supervisor Call (SVC) vector catch enable in Secure state.
The exception vector offset is 0x08.
The reset behavior of this field is:
Undefined Instruction vector catch enable in Secure state.
The exception vector offset is 0x04.
The reset behavior of this field is:
Reserved, RES0.
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RES0 | |||||||||||||||||||||||||||||||
RES0 | F | I | RES0 | D | P | S | U | RES0 |
Reserved, RES0.
FIQ vector catch enable.
The exception vector offset is 0x1C.
The reset behavior of this field is:
IRQ vector catch enable.
The exception vector offset is 0x18.
The reset behavior of this field is:
Reserved, RES0.
Data Abort exception vector catch enable.
The exception vector offset is 0x10.
The reset behavior of this field is:
Prefetch Abort vector catch enable.
The exception vector offset 0x0C.
The reset behavior of this field is:
Supervisor Call (SVC) vector catch enable.
The exception vector offset is 0x08.
The reset behavior of this field is:
Undefined Instruction vector catch enable.
The exception vector offset is 0x04.
The reset behavior of this field is:
Reserved, RES0.
Accesses to this register use the following encodings in the System register encoding space:
op0 | op1 | CRn | CRm | op2 |
---|---|---|---|---|
0b10 | 0b100 | 0b0000 | 0b0111 | 0b000 |
if !HaveAArch32EL(EL1) then UNDEFINED; elsif PSTATE.EL == EL0 then UNDEFINED; elsif PSTATE.EL == EL1 then if EffectiveHCR_EL2_NVx() IN {'xx1'} then AArch64.SystemAccessTrap(EL2, 0x18); else UNDEFINED; elsif PSTATE.EL == EL2 then if HaveEL(EL3) && EL3SDDUndefPriority() && MDCR_EL3.TDA == '1' then UNDEFINED; elsif HaveEL(EL3) && MDCR_EL3.TDA == '1' then if EL3SDDUndef() then UNDEFINED; else AArch64.SystemAccessTrap(EL3, 0x18); else X[t, 64] = DBGVCR32_EL2; elsif PSTATE.EL == EL3 then X[t, 64] = DBGVCR32_EL2;
op0 | op1 | CRn | CRm | op2 |
---|---|---|---|---|
0b10 | 0b100 | 0b0000 | 0b0111 | 0b000 |
if !HaveAArch32EL(EL1) then UNDEFINED; elsif PSTATE.EL == EL0 then UNDEFINED; elsif PSTATE.EL == EL1 then if EffectiveHCR_EL2_NVx() IN {'xx1'} then AArch64.SystemAccessTrap(EL2, 0x18); else UNDEFINED; elsif PSTATE.EL == EL2 then if HaveEL(EL3) && EL3SDDUndefPriority() && MDCR_EL3.TDA == '1' then UNDEFINED; elsif HaveEL(EL3) && MDCR_EL3.TDA == '1' then if EL3SDDUndef() then UNDEFINED; else AArch64.SystemAccessTrap(EL3, 0x18); else DBGVCR32_EL2 = X[t, 64]; elsif PSTATE.EL == EL3 then DBGVCR32_EL2 = X[t, 64];
26/03/2024 09:49; 67c0ae5282a7629ba0ea0ba7267b43cd4f7939f6
Copyright © 2010-2024 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.