PIR_EL3, Permission Indirection Register 3 (EL3)

The PIR_EL3 characteristics are:

Purpose

Stage 1 Permission Indirection Register for privileged access of the EL3 translation regime.

Configuration

This register is present only when FEAT_S1PIE is implemented. Otherwise, direct accesses to PIR_EL3 are UNDEFINED.

Attributes

PIR_EL3 is a 64-bit register.

Field descriptions

6362616059585756555453525150494847464544434241403938373635343332
313029282726252423222120191817161514131211109876543210
Perm15Perm14Perm13Perm12Perm11Perm10Perm9Perm8
Perm7Perm6Perm5Perm4Perm3Perm2Perm1Perm0

Perm<m>, bits [4m+3:4m], for m = 15 to 0

Represents stage 1 Base Permissions.

Perm<m>Meaning
0b0000

No access, Overlay applied.

0b0001

Read, Overlay applied.

0b0010

Execute, Overlay applied.

0b0011

Read and Execute, Overlay applied.

0b0100

Reserved - treated as No access, Overlay applied.

0b0101

Read and Write, Overlay applied.

0b0110

Read, Write and Execute, Overlay applied.

0b0111

Read, Write and Execute, Overlay applied.

0b1000

Read, Overlay not applied.

0b1001

Read, GCS Read and GCS Write, Overlay not applied.

0b1010

Read and Execute, Overlay not applied.

0b1011

Reserved - treated as No access, Overlay not applied.

0b1100

Read and Write, Overlay not applied.

0b1101

Reserved - treated as No access, Overlay not applied.

0b1110

Read, Write and Execute, Overlay not applied.

0b1111

Reserved - treated as No access, Overlay not applied.

This field is permitted to be cached in a TLB.

When stage 1 Indirect Permission mechanism is disabled, this register is ignored.

The reset behavior of this field is:

Accessing PIR_EL3

Accesses to this register use the following encodings in the System register encoding space:

MRS <Xt>, PIR_EL3

op0op1CRnCRmop2
0b110b1100b10100b00100b011

if PSTATE.EL == EL0 then UNDEFINED; elsif PSTATE.EL == EL1 then UNDEFINED; elsif PSTATE.EL == EL2 then UNDEFINED; elsif PSTATE.EL == EL3 then X[t, 64] = PIR_EL3;

MSR PIR_EL3, <Xt>

op0op1CRnCRmop2
0b110b1100b10100b00100b011

if PSTATE.EL == EL0 then UNDEFINED; elsif PSTATE.EL == EL1 then UNDEFINED; elsif PSTATE.EL == EL2 then UNDEFINED; elsif PSTATE.EL == EL3 then if IsFeatureImplemented(FEAT_FGWTE3) && FGWTE3_EL3.PIR_EL3 == '1' then AArch64.SystemAccessTrap(EL3, 0x18); else PIR_EL3 = X[t, 64];


26/03/2024 09:49; 67c0ae5282a7629ba0ea0ba7267b43cd4f7939f6

Copyright © 2010-2024 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.