The TRCPDSR characteristics are:
Indicates the power status of the trace unit.
This register is present only when FEAT_ETE is implemented and FEAT_TRC_EXT is implemented. Otherwise, direct accesses to TRCPDSR are RES0.
TRCPDSR is a 32-bit register.
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RES0 | OSLK | RES0 | STICKYPD | POWER |
Reserved, RES0.
OS Lock Status.
OSLK | Meaning |
---|---|
0b0 |
The OS Lock is unlocked. |
0b1 |
The OS Lock is locked. |
This field indicates the state of the PE OS Lock.
Reserved, RES0.
Sticky powerdown status. Indicates whether the trace register state is valid.
STICKYPD | Meaning |
---|---|
0b0 |
The state of TRCOSLSR and the trace registers are valid. |
0b1 |
The state of TRCOSLSR and the trace registers might not be valid. |
This field is set to 1 if the power to the trace unit core power domain is removed and the trace unit register state is not valid.
The STICKYPD field is read-sensitive. On a read of the TRCPDSR, this field is cleared to 0 after the register has been read.
The reset behavior of this field is:
Power Status.
POWER | Meaning |
---|---|
0b0 |
The trace unit core power domain is not powered. All trace unit registers are not accessible and they all return an error response. |
0b1 |
The trace unit core power domain is powered. Trace unit registers are accessible. |
Access to this field is RAO/WI.
External debugger accesses to this register are unaffected by the OS Lock.
Component | Offset | Instance |
---|---|---|
ETE | 0x314 | TRCPDSR |
This interface is accessible as follows:
26/03/2024 09:49; 67c0ae5282a7629ba0ea0ba7267b43cd4f7939f6
Copyright © 2010-2024 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.