The ERRIRQCR<n> characteristics are:
The ERRIRQCR<n> registers are reserved for IMPLEMENTATION DEFINED interrupt configuration registers.
The architecture provides a recommended layout for the ERRIRQCR<n> registers. These registers are named:
This section describes the generic, IMPLEMENTATION DEFINED, format.
This register is present only when the interrupt configuration registers are implemented. Otherwise, direct accesses to ERRIRQCR<n> are RES0.
ERRIRQCR<n> is implemented only as part of a memory-mapped group of error records.
ERRIRQCR<n> is a 64-bit register.
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
IMPLEMENTATION DEFINED | |||||||||||||||||||||||||||||||
IMPLEMENTATION DEFINED |
IMPLEMENTATION DEFINED controls. The content of these registers is IMPLEMENTATION DEFINED.
Component | Offset | Instance |
---|---|---|
RAS | 0xE80 + (8 * n) | ERRIRQCR<n> |
Accesses on this interface are RW.
26/03/2024 09:49; 67c0ae5282a7629ba0ea0ba7267b43cd4f7939f6
Copyright © 2010-2024 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.