The TRBMPAM_EL1 characteristics are:
Defines the PARTID, PMG, and MPAM_SP values used by the trace buffer unit in external mode.
External register TRBMPAM_EL1 bits [63:0] are architecturally mapped to AArch64 System register TRBMPAM_EL1[63:0].
TRBMPAM_EL1 is in the Core power domain.
This register is present only when FEAT_TRBE_EXT is implemented and FEAT_TRBE_MPAM is implemented. Otherwise, direct accesses to TRBMPAM_EL1 are RES0.
TRBMPAM_EL1 is a 64-bit register.
63 | 62 | 61 | 60 | 59 | 58 | 57 | 56 | 55 | 54 | 53 | 52 | 51 | 50 | 49 | 48 | 47 | 46 | 45 | 44 | 43 | 42 | 41 | 40 | 39 | 38 | 37 | 36 | 35 | 34 | 33 | 32 |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RES0 | |||||||||||||||||||||||||||||||
RES0 | EN | MPAM_SP | PMG | PARTID |
Reserved, RES0.
Enable. Enables use of non-default MPAM values.
EN | Meaning |
---|---|
0b0 |
Use default MPAM values. |
0b1 |
Use TRBMPAM_EL1.{PARTID, PMG, MPAM_SP}. |
This field is ignored by the PE when SelfHostedTraceEnabled() == TRUE.
The reset behavior of this field is:
Partition Identifier space. Selects the PARTID space.
MPAM_SP | Meaning | Applies when |
---|---|---|
0b00 |
PARTID is in the Secure PARTID space. | When Secure state is implemented |
0b01 |
PARTID is in the Non-secure PARTID space. | |
0b10 |
PARTID is in the Root PARTID space. | When FEAT_RME is implemented |
0b11 |
PARTID is in the Realm PARTID space. | When FEAT_RME is implemented |
All other values are reserved.
If the Trace Buffer Unit is using external mode and either TRBMPAM_EL1.MPAM_SP is set to reserved value, or the IMPLEMENTATION DEFINED authentication interface prohibits invasive debug of the Security state corresponding to the Partition Identifier space selected by TRBMPAM_EL1.MPAM_SP, then when the Trace Buffer Unit receives trace data from the trace unit, it does not write the trace data to memory and generates a trace buffer management event. That is, if any of the following apply:
This field is ignored by the PE when SelfHostedTraceEnabled() == TRUE.
The reset behavior of this field is:
Performance Monitoring Group. Selects the PMG.
Only sufficient low-order bits are required to represent the TRBDEVID1.PMG_MAX. Higher-order bits are RES0.
This field is ignored by the PE when SelfHostedTraceEnabled() == TRUE.
The reset behavior of this field is:
Partition Identifier. Selects the PARTID.
Only sufficient low-order bits are required to represent the TRBDEVID1.PARTID_MAX. Higher-order bits are RES0.
This field is ignored by the PE when SelfHostedTraceEnabled() == TRUE.
The reset behavior of this field is:
The PE might ignore a write to TRBMPAM_EL1 if any of the following apply:
Component | Offset | Instance |
---|---|---|
TRBE | 0x040 | TRBMPAM_EL1 |
This interface is accessible as follows:
26/03/2024 09:49; 67c0ae5282a7629ba0ea0ba7267b43cd4f7939f6
Copyright © 2010-2024 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.